|
| #define | FLASH_BASE ((uint32_t)0x08000000) |
| |
| #define | CCMDATARAM_BASE ((uint32_t)0x10000000) |
| |
| #define | SRAM1_BASE ((uint32_t)0x20000000) |
| |
| #define | SRAM2_BASE ((uint32_t)0x2001C000) |
| |
| #define | SRAM3_BASE ((uint32_t)0x20020000) |
| |
| #define | PERIPH_BASE ((uint32_t)0x40000000) |
| |
| #define | BKPSRAM_BASE ((uint32_t)0x40024000) |
| |
| #define | FSMC_R_BASE ((uint32_t)0xA0000000) |
| |
| #define | CCMDATARAM_BB_BASE ((uint32_t)0x12000000) |
| |
| #define | SRAM1_BB_BASE ((uint32_t)0x22000000) |
| |
| #define | SRAM2_BB_BASE ((uint32_t)0x2201C000) |
| |
| #define | SRAM3_BB_BASE ((uint32_t)0x22400000) |
| |
| #define | PERIPH_BB_BASE ((uint32_t)0x42000000) |
| |
| #define | BKPSRAM_BB_BASE ((uint32_t)0x42024000) |
| |
|
#define | SRAM_BASE SRAM1_BASE |
| |
| #define | SRAM_BB_BASE SRAM1_BB_BASE |
| |
|
#define | APB1PERIPH_BASE PERIPH_BASE |
| |
|
#define | APB2PERIPH_BASE (PERIPH_BASE + 0x00010000) |
| |
|
#define | AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000) |
| |
| #define | AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000) |
| |
|
#define | TIM2_BASE (APB1PERIPH_BASE + 0x0000) |
| |
|
#define | TIM3_BASE (APB1PERIPH_BASE + 0x0400) |
| |
|
#define | TIM4_BASE (APB1PERIPH_BASE + 0x0800) |
| |
|
#define | TIM5_BASE (APB1PERIPH_BASE + 0x0C00) |
| |
|
#define | TIM6_BASE (APB1PERIPH_BASE + 0x1000) |
| |
|
#define | TIM7_BASE (APB1PERIPH_BASE + 0x1400) |
| |
|
#define | TIM12_BASE (APB1PERIPH_BASE + 0x1800) |
| |
|
#define | TIM13_BASE (APB1PERIPH_BASE + 0x1C00) |
| |
|
#define | TIM14_BASE (APB1PERIPH_BASE + 0x2000) |
| |
|
#define | RTC_BASE (APB1PERIPH_BASE + 0x2800) |
| |
|
#define | WWDG_BASE (APB1PERIPH_BASE + 0x2C00) |
| |
|
#define | IWDG_BASE (APB1PERIPH_BASE + 0x3000) |
| |
|
#define | I2S2ext_BASE (APB1PERIPH_BASE + 0x3400) |
| |
|
#define | SPI2_BASE (APB1PERIPH_BASE + 0x3800) |
| |
|
#define | SPI3_BASE (APB1PERIPH_BASE + 0x3C00) |
| |
|
#define | I2S3ext_BASE (APB1PERIPH_BASE + 0x4000) |
| |
|
#define | USART2_BASE (APB1PERIPH_BASE + 0x4400) |
| |
|
#define | USART3_BASE (APB1PERIPH_BASE + 0x4800) |
| |
|
#define | UART4_BASE (APB1PERIPH_BASE + 0x4C00) |
| |
|
#define | UART5_BASE (APB1PERIPH_BASE + 0x5000) |
| |
|
#define | I2C1_BASE (APB1PERIPH_BASE + 0x5400) |
| |
|
#define | I2C2_BASE (APB1PERIPH_BASE + 0x5800) |
| |
|
#define | I2C3_BASE (APB1PERIPH_BASE + 0x5C00) |
| |
|
#define | CAN1_BASE (APB1PERIPH_BASE + 0x6400) |
| |
|
#define | CAN2_BASE (APB1PERIPH_BASE + 0x6800) |
| |
|
#define | PWR_BASE (APB1PERIPH_BASE + 0x7000) |
| |
|
#define | DAC_BASE (APB1PERIPH_BASE + 0x7400) |
| |
|
#define | UART7_BASE (APB1PERIPH_BASE + 0x7800) |
| |
| #define | UART8_BASE (APB1PERIPH_BASE + 0x7C00) |
| |
|
#define | TIM1_BASE (APB2PERIPH_BASE + 0x0000) |
| |
|
#define | TIM8_BASE (APB2PERIPH_BASE + 0x0400) |
| |
|
#define | USART1_BASE (APB2PERIPH_BASE + 0x1000) |
| |
|
#define | USART6_BASE (APB2PERIPH_BASE + 0x1400) |
| |
|
#define | ADC1_BASE (APB2PERIPH_BASE + 0x2000) |
| |
|
#define | ADC2_BASE (APB2PERIPH_BASE + 0x2100) |
| |
|
#define | ADC3_BASE (APB2PERIPH_BASE + 0x2200) |
| |
|
#define | ADC_BASE (APB2PERIPH_BASE + 0x2300) |
| |
|
#define | SDIO_BASE (APB2PERIPH_BASE + 0x2C00) |
| |
|
#define | SPI1_BASE (APB2PERIPH_BASE + 0x3000) |
| |
|
#define | SPI4_BASE (APB2PERIPH_BASE + 0x3400) |
| |
|
#define | SYSCFG_BASE (APB2PERIPH_BASE + 0x3800) |
| |
|
#define | EXTI_BASE (APB2PERIPH_BASE + 0x3C00) |
| |
|
#define | TIM9_BASE (APB2PERIPH_BASE + 0x4000) |
| |
|
#define | TIM10_BASE (APB2PERIPH_BASE + 0x4400) |
| |
|
#define | TIM11_BASE (APB2PERIPH_BASE + 0x4800) |
| |
|
#define | SPI5_BASE (APB2PERIPH_BASE + 0x5000) |
| |
|
#define | SPI6_BASE (APB2PERIPH_BASE + 0x5400) |
| |
|
#define | SAI1_BASE (APB2PERIPH_BASE + 0x5800) |
| |
|
#define | SAI1_Block_A_BASE (SAI1_BASE + 0x004) |
| |
|
#define | SAI1_Block_B_BASE (SAI1_BASE + 0x024) |
| |
|
#define | LTDC_BASE (APB2PERIPH_BASE + 0x6800) |
| |
|
#define | LTDC_Layer1_BASE (LTDC_BASE + 0x84) |
| |
| #define | LTDC_Layer2_BASE (LTDC_BASE + 0x104) |
| |
|
#define | GPIOA_BASE (AHB1PERIPH_BASE + 0x0000) |
| |
|
#define | GPIOB_BASE (AHB1PERIPH_BASE + 0x0400) |
| |
|
#define | GPIOC_BASE (AHB1PERIPH_BASE + 0x0800) |
| |
|
#define | GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00) |
| |
|
#define | GPIOE_BASE (AHB1PERIPH_BASE + 0x1000) |
| |
|
#define | GPIOF_BASE (AHB1PERIPH_BASE + 0x1400) |
| |
|
#define | GPIOG_BASE (AHB1PERIPH_BASE + 0x1800) |
| |
|
#define | GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00) |
| |
|
#define | GPIOI_BASE (AHB1PERIPH_BASE + 0x2000) |
| |
|
#define | GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400) |
| |
|
#define | GPIOK_BASE (AHB1PERIPH_BASE + 0x2800) |
| |
|
#define | CRC_BASE (AHB1PERIPH_BASE + 0x3000) |
| |
|
#define | RCC_BASE (AHB1PERIPH_BASE + 0x3800) |
| |
|
#define | FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00) |
| |
|
#define | DMA1_BASE (AHB1PERIPH_BASE + 0x6000) |
| |
|
#define | DMA1_Stream0_BASE (DMA1_BASE + 0x010) |
| |
|
#define | DMA1_Stream1_BASE (DMA1_BASE + 0x028) |
| |
|
#define | DMA1_Stream2_BASE (DMA1_BASE + 0x040) |
| |
|
#define | DMA1_Stream3_BASE (DMA1_BASE + 0x058) |
| |
|
#define | DMA1_Stream4_BASE (DMA1_BASE + 0x070) |
| |
|
#define | DMA1_Stream5_BASE (DMA1_BASE + 0x088) |
| |
|
#define | DMA1_Stream6_BASE (DMA1_BASE + 0x0A0) |
| |
|
#define | DMA1_Stream7_BASE (DMA1_BASE + 0x0B8) |
| |
|
#define | DMA2_BASE (AHB1PERIPH_BASE + 0x6400) |
| |
|
#define | DMA2_Stream0_BASE (DMA2_BASE + 0x010) |
| |
|
#define | DMA2_Stream1_BASE (DMA2_BASE + 0x028) |
| |
|
#define | DMA2_Stream2_BASE (DMA2_BASE + 0x040) |
| |
|
#define | DMA2_Stream3_BASE (DMA2_BASE + 0x058) |
| |
|
#define | DMA2_Stream4_BASE (DMA2_BASE + 0x070) |
| |
|
#define | DMA2_Stream5_BASE (DMA2_BASE + 0x088) |
| |
|
#define | DMA2_Stream6_BASE (DMA2_BASE + 0x0A0) |
| |
|
#define | DMA2_Stream7_BASE (DMA2_BASE + 0x0B8) |
| |
|
#define | ETH_BASE (AHB1PERIPH_BASE + 0x8000) |
| |
|
#define | ETH_MAC_BASE (ETH_BASE) |
| |
|
#define | ETH_MMC_BASE (ETH_BASE + 0x0100) |
| |
|
#define | ETH_PTP_BASE (ETH_BASE + 0x0700) |
| |
|
#define | ETH_DMA_BASE (ETH_BASE + 0x1000) |
| |
| #define | DMA2D_BASE (AHB1PERIPH_BASE + 0xB000) |
| |
|
#define | DCMI_BASE (AHB2PERIPH_BASE + 0x50000) |
| |
|
#define | CRYP_BASE (AHB2PERIPH_BASE + 0x60000) |
| |
|
#define | HASH_BASE (AHB2PERIPH_BASE + 0x60400) |
| |
|
#define | HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710) |
| |
| #define | RNG_BASE (AHB2PERIPH_BASE + 0x60800) |
| |
|
#define | FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000) |
| |
|
#define | FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104) |
| |
|
#define | FSMC_Bank2_R_BASE (FSMC_R_BASE + 0x0060) |
| |
|
#define | FSMC_Bank3_R_BASE (FSMC_R_BASE + 0x0080) |
| |
|
#define | FSMC_Bank4_R_BASE (FSMC_R_BASE + 0x00A0) |
| |
|
#define | DBGMCU_BASE ((uint32_t )0xE0042000) |
| |